- High-Performance Floating-Point Digital Signal Processor (DSP):
  - TMS320VC33-150
     13-ns Instruction Cycle Time
     150 MFLOPS, 75 MIPS
  - TMS320VC33-120
     17-ns Instruction Cycle Time
     120 MFLOPS, 60 MIPS
- 34K × 32-Bit (1.1-Mbit) On-Chip Words of Dual Access SRAM Configured in 2 × 16K plus 2 × 1K Blocks to improve Internal Performance
- x5 PLL Clock Generator
- Very Low Power: < 200 mW @ 150 MFLOPS</li>
- 32-Bit High-Performance CPU
- 16-/32-Bit Integer and 32-/40-Bit Floating-Point Operations
- Four Internally Decoded Page Strobes to Simplify Interface to I/O and Memory Devices
- 32-Bit Instruction Word, 24-Bit Addresses
- EDGEMODE Selectable External Interrupts
- Boot-Program Loader
- On-Chip Memory-Mapped Peripherals:
  - One Serial Port
  - Two 32-Bit Timers
  - Direct Memory Access (DMA)
     Coprocessor for Concurrent I/O and CPU
     Operation

- Fabricated Using the 0.18-Micron (I<sub>eff</sub>-effective gate length) Timeline™ Technology by Texas Instruments (TI™)
- 144-Pin Thin Quad Flat Pack (TQFP) (PGE Suffix)
- Eight Extended-Precision Registers
- Two Address Generators With Eight Auxiliary Registers and Two Auxiliary Register Arithmetic Units (ARAUs)
- Two Low-Power Modes
- Two- and Three-Operand Instructions
- Parallel Arithmetic/Logic Unit (ALU) and Multiplier Execution in a Single Cycle
- Block-Repeat Capability
- Zero-Overhead Loops With Single-Cycle Branches
- Conditional Calls and Returns
- Interlocked Instructions for Multiprocessing Support
- Bus-Control Registers Configure Strobe-Control Wait-State Generation
- 1.8-V (Core) and 3.3-V (I/O) Supply Voltages
- On-Chip Scan-Based Emulation Logic, IEEE Std 1149.1† (JTAG)

# description

The TMS320VC33 DSP is a 32-bit, floating-point processor manufactured in 0.18-micron four-level-metal CMOS (TImeline) technology. The TMS320VC33 is part of the TMS320C3x generation of DSPs from Texas Instruments.

The TMS320C3x's internal busing and special digital-signal-processing instruction set have the speed and flexibility to execute up to 150 million floating-point operations per second (MFLOPS). The TMS320C3x optimizes speed by implementing functions in hardware that other processors implement through software or microcode. This hardware-intensive approach provides performance previously unavailable on a single chip.

The TMS320C3x can perform parallel multiply and ALU operations on integer or floating-point data in a single cycle. Each processor also possesses a general-purpose register file, a program cache, dedicated ARAUs, internal dual-access memories, one DMA channel supporting concurrent I/O, and a short machine-cycle time. High performance and ease of use are results of these features.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Timeline and TI are trademarks of Texas Instruments Incorporated.
† IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.



# description (continued)

General-purpose applications are greatly enhanced by the large address space, multiprocessor interface, internally and externally generated wait states, one external interface port, two timers, one serial port, and multiple-interrupt structure. The TMS320C3x supports a wide variety of system applications from host processor to dedicated coprocessor. High-level-language support is easily implemented through a register-based architecture, large address space, powerful addressing modes, flexible instruction set, and well-supported floating-point arithmetic.

# TMS320VC33 pinout (top view)



<sup>&</sup>lt;sup>†</sup> DV<sub>DD</sub> is the power supply for the I/O pins while CV<sub>DD</sub> is the power supply for the core CPU. V<sub>SS</sub> is the ground for both the I/O pins and the core CPU.

The TMS320VC33 device is packaged in 144-pin thin quad flatpacks (PGE Suffix).



PLLVDD and PLLVSS are isolated PLL supply pins that should be externally connected to CVDD and VSS, respectively.

# TMS320VC33 Terminal Assignments (Alphabetical)

| SIGNAL<br>NAME   | PIN<br>NUMBER | SIGNAL<br>NAME   | PIN<br>NUMBER | SIGNAL<br>NAME       | PIN<br>NUMBER | SIGNAL<br>NAME  | PIN<br>NUMBER# |
|------------------|---------------|------------------|---------------|----------------------|---------------|-----------------|----------------|
| A0               | 30            | D0               | 93            |                      | 31            | R/W             | 42             |
| A1               | 29            | D1               | 92            | 1                    | 37            | RDY             | 45             |
| A2               | 27            | D2               | 91            | ]                    | 43            | RESET           | 127            |
| A3               | 26            | D3               | 90            | ]                    | 53            | RSV0            | 139            |
| A4               | 24            | D4               | 88            | ]                    | 60            | RSV1            | 138            |
| A5               | 22            | D5               | 87            | ]                    | 69            | SHZ             | 128            |
| A6               | 21            | D6               | 85            | DV <sub>DD</sub> †   | 77            | STRB            | 41             |
| A7               | 20            | D7               | 84            | 1                    | 86            | TCK             | 98             |
| A8               | 19            | D8               | 82            | 1                    | 94            | TCLK0           | 114            |
| A9               | 17            | D9               | 81            | 1                    | 108           | TCLK1           | 113            |
| A10              | 16            | D10              | 79            | 1                    | 115           | TDI             | 100            |
| A11              | 14            | D11              | 78            | 1                    | 129           | TDO             | 99             |
| A12              | 13            | D12              | 76            | 1                    | 143           | TMS             | 102            |
| A13              | 11            | D13              | 75            | DX0                  | 111           | TRST            | 103            |
| A14              | 10            | D14              | 74            | EDGEMODE             | 124           |                 | 2              |
| A15              | 8             | D15              | 73            | EMU0                 | 96            |                 | 9              |
| A16              | 7             | D16              | 71            | EMU1                 | 95            |                 | 18             |
| A17              | 5             | D17              | 70            | EXTCLK               | 130           | 1               | 25             |
| A18              | 4             | D18              | 68            | FSR0                 | 106           | 1               | 34             |
| A19              | 3             | D19              | 67            | FSX0                 | 110           | 1               | 40             |
| A20              | 1             | D20              | 65            | H1                   | 38            | 1               | 49             |
| A21              | 144           | D21              | 64            | H3                   | 39            | 1               | 56             |
| A22              | 142           | D22              | 62            | HOLD                 | 47            | 1               | 63             |
| A23              | 141           | D23              | 61            | HOLDA                | 48            | V <sub>SS</sub> | 72             |
| CLKMD0           | 136           | D24              | 59            | ĪACK                 | 44            | 1               | 80             |
| CLKMD1           | 135           | D25              | 58            | ĪNT0                 | 122           | 1               | 89             |
| CLKR0            | 107           | D26              | 57            | ĪNT1                 | 121           | 1               | 97             |
| CLKX0            | 109           | D27              | 55            | ĪNT2                 | 120           | 1               | 105            |
|                  | 12            | D28              | 54            | INT3                 | 119           |                 | 112            |
|                  | 28            | D29              | 52            | MCBL/MP              | 125           | 1               | 118            |
|                  | 46            | D30              | 51            | PAGE0                | 36            | 1               | 126            |
| 0.4              | 66            | D31              | 50            | PAGE1                | 35            |                 | 140            |
| CV <sub>DD</sub> | 83            | DR0              | 104           | PAGE2                | 33            | XIN             | 133            |
|                  | 101           |                  | 6             | PAGE3                | 32            | XOUT            | 132            |
|                  | 123           | DV <sub>DD</sub> | 15            | PLLV <sub>DD</sub> ‡ | 131           | XF0             | 117            |
|                  | 137           |                  | 23            | PLLV <sub>SS</sub> ‡ | 134           | XF1             | 116            |

<sup>&</sup>lt;sup>†</sup> DV<sub>DD</sub> is the power supply for the I/O pins while CV<sub>DD</sub> is the power supply for the core CPU. V<sub>SS</sub> is the ground for both the I/O pins and the core

<sup>&</sup>lt;sup>‡</sup>PLLV<sub>DD</sub> and PLLV<sub>SS</sub> are isolated PLL supply pins that should be externally connected to CV<sub>DD</sub> and V<sub>SS</sub> respectively.

# TMS320VC33 Terminal Assignments† (Numerical)

| PIN<br>NUMBER | SIGNAL<br>NAME   | PIN<br>NUMBER | SIGNAL<br>NAME   | PIN<br>NUMBER | SIGNAL<br>NAME   | PIN<br>NUMBER | SIGNAL<br>NAME       |
|---------------|------------------|---------------|------------------|---------------|------------------|---------------|----------------------|
| 1             | A20              | 37            | DV <sub>DD</sub> | 73            | D15              | 109           | CLKX0                |
| 2             | VSS              | 38            | H1               | 74            | D14              | 110           | FSX0                 |
| 3             | A19              | 39            | H3               | 75            | D13              | 111           | DX0                  |
| 4             | A18              | 40            | VSS              | 76            | D12              | 112           | V <sub>SS</sub>      |
| 5             | A17              | 41            | STRB             | 77            | $DV_DD$          | 113           | TCLK1                |
| 6             | DV <sub>DD</sub> | 42            | R/W              | 78            | D11              | 114           | TCLK0                |
| 7             | A16              | 43            | DV <sub>DD</sub> | 79            | D10              | 115           | DV <sub>DD</sub>     |
| 8             | A15              | 44            | IACK             | 80            | Vss              | 116           | XF1                  |
| 9             | VSS              | 45            | RDY              | 81            | D9               | 117           | XF0                  |
| 10            | A14              | 46            | CV <sub>DD</sub> | 82            | D8               | 118           | Vss                  |
| 11            | A13              | 47            | HOLD             | 83            | CV <sub>DD</sub> | 119           | ĪNT3                 |
| 12            | C∨ <sub>DD</sub> | 48            | HOLDA            | 84            | D7               | 120           | ĪNT2                 |
| 13            | A12              | 49            | V <sub>SS</sub>  | 85            | D6               | 121           | INT1                 |
| 14            | A11              | 50            | D31              | 86            | $DV_DD$          | 122           | INT0                 |
| 15            | $DV_DD$          | 51            | D30              | 87            | D5               | 123           | CV <sub>DD</sub>     |
| 16            | A10              | 52            | D29              | 88            | D4               | 124           | EDGEMODE             |
| 17            | A9               | 53            | DV <sub>DD</sub> | 89            | Vss              | 125           | MCBL/MP              |
| 18            | V <sub>SS</sub>  | 54            | D28              | 90            | D3               | 126           | V <sub>SS</sub>      |
| 19            | A8               | 55            | D27              | 91            | D2               | 127           | RESET                |
| 20            | A7               | 56            | Vss              | 92            | D1               | 128           | SHZ                  |
| 21            | A6               | 57            | D26              | 93            | D0               | 129           | DV <sub>DD</sub>     |
| 22            | A5               | 58            | D25              | 94            | DV <sub>DD</sub> | 130           | EXTCLK               |
| 23            | $DV_DD$          | 59            | D24              | 95            | EMU1             | 131           | PLLV <sub>DD</sub> ‡ |
| 24            | A4               | 60            | DV <sub>DD</sub> | 96            | EMU0             | 132           | XOUT                 |
| 25            | V <sub>SS</sub>  | 61            | D23              | 97            | V <sub>SS</sub>  | 133           | XIN                  |
| 26            | А3               | 62            | D22              | 98            | TCK              | 134           | PLLV <sub>SS</sub> ‡ |
| 27            | A2               | 63            | Vss              | 99            | TDO              | 135           | CLKMD1               |
| 28            | CV <sub>DD</sub> | 64            | D21              | 100           | TDI              | 136           | CLKMD0               |
| 29            | A1               | 65            | D20              | 101           | CV <sub>DD</sub> | 137           | CV <sub>DD</sub>     |
| 30            | A0               | 66            | CV <sub>DD</sub> | 102           | TMS              | 138           | RSV1                 |
| 31            | DV <sub>DD</sub> | 67            | D19              | 103           | TRST             | 139           | RSV0                 |
| 32            | PAGE3            | 68            | D18              | 104           | DR0              | 140           | V <sub>SS</sub>      |
| 33            | PAGE2            | 69            | DV <sub>DD</sub> | 105           | V <sub>SS</sub>  | 141           | A23                  |
| 34            | VSS              | 70            | D17              | 106           | FSR0             | 142           | A22                  |
| 35            | PAGE1            | 71            | D16              | 107           | CLKR0            | 143           | DV <sub>DD</sub>     |
| 36            | PAGE0            | 72            | V <sub>SS</sub>  | 108           | $DV_DD$          | 144           | A21                  |

<sup>†</sup> DV<sub>DD</sub> is the power supply for the I/O pins while CV<sub>DD</sub> is the power supply for the core CPU. V<sub>SS</sub> is the ground for both the I/O pins and the core CPU.



<sup>&</sup>lt;sup>‡</sup> PLLV<sub>DD</sub> and PLLV<sub>SS</sub> are isolated PLL supply pins that should be externally connected to CV<sub>DD</sub> and V<sub>SS</sub> respectively.

# **TMS320VC33 Terminal Functions**

| TERMIN           | TERMINAL |       | DESCRIPTION                                                                                                                                                                                                                                                                                                                           | СО                | NDITIO<br>WHEN | _ |
|------------------|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|---|
| NAME             | QTY      | TYPET | DESCRIPTION                                                                                                                                                                                                                                                                                                                           | SIGNAL IS Z TYPE‡ |                |   |
|                  |          |       | PRIMARY-BUS INTERFACE                                                                                                                                                                                                                                                                                                                 |                   |                |   |
| D31-D0           | 32       | I/O/Z | 32-bit data port                                                                                                                                                                                                                                                                                                                      | S                 | Н              | R |
| A23-A0           | 24       | O/Z   | 24-bit address port                                                                                                                                                                                                                                                                                                                   | S                 | Н              | R |
| R/W              | 1        | O/Z   | Read/write. $R/\overline{W}$ is high when a read is performed and low when a write is performed over the parallel interface.                                                                                                                                                                                                          |                   | Н              | R |
| STRB             | 1        | O/Z   | Strobe. For all external-accesses                                                                                                                                                                                                                                                                                                     | S                 | Н              |   |
| PAGE0 –<br>PAGE3 | 1        | O/Z   | Page strobes. Four decoded page strobes for external access                                                                                                                                                                                                                                                                           | S                 | Н              |   |
| RDY              | 1        | I     | Ready. RDY indicates that the external device is prepared for a transaction completion.                                                                                                                                                                                                                                               |                   |                |   |
| HOLD             | 1        | I     | Hold. When HOLD is a logic low, any ongoing transaction is completed. A23-A0, D31-D0, STRB, and R/W are placed in the high-impedance state and all transactions over the primary-bus interface are held until HOLD becomes a logic high or until the NOHOLD bit of the primary-bus-control register is set.                           |                   |                |   |
| HOLDA            | 1        | O/Z   | Hold acknowledge. HOLDA is generated in response to a logic low on HOLD. HOLDA indicates that A23–A0, D31–D0, STRB, and R/W are in the high-impedance state and that all transactions over the bus are held. HOLDA is high in response to a logic high of HOLD or the NOHOLD bit of the primary-bus-control register is set.          | S                 |                |   |
|                  |          | •     | CONTROL SIGNALS                                                                                                                                                                                                                                                                                                                       |                   |                |   |
| RESET            | 1        | I     | Reset. When RESET is a logic low, the device is in the reset condition. When RESET becomes a logic high, execution begins from the location specified by the reset vector.                                                                                                                                                            |                   |                |   |
| EDGEMODE         | 1        | I     | Edge mode. Enables interrupt edge mode detection.                                                                                                                                                                                                                                                                                     |                   |                |   |
| INT3-INT0        | 4        | I     | External interrupts                                                                                                                                                                                                                                                                                                                   |                   |                |   |
| ĪACK             | 1        | O/Z   | Internal acknowledge. IACK is generated by the IACK instruction. IACK can be used to indicate when a section of code is being executed.                                                                                                                                                                                               | S                 |                |   |
| MCBL/MP          | 1        | I     | Microcomputer Bootloader/microprocessor mode-select                                                                                                                                                                                                                                                                                   |                   |                |   |
| SHZ              | 1        | I     | Shutdown high impedance. When active, SHZ places all pins in the high-impedance state. SHZ can be used for board-level testing or to ensure that no dual-drive conditions occur. CAUTION: A low on SHZ corrupts the device memory and register contents. Reset the device with SHZ high to restore it to a known operating condition. |                   |                |   |
| XF1, XF0         | 2        | I/O/Z | External flags. XF1 and XF0 are used as general-purpose I/Os or to support interlocked processor instruction.                                                                                                                                                                                                                         | S                 |                | R |
|                  |          |       | SERIAL PORT 0 SIGNALS                                                                                                                                                                                                                                                                                                                 |                   |                |   |
| CLKR0            | 1        | I/O/Z | Serial port 0 receive clock. CLKR0 is the serial shift clock for the serial port 0 receiver.                                                                                                                                                                                                                                          | S                 |                | R |
| CLKX0            | 1        | I/O/Z | Serial port 0 transmit clock. CLKX0 is the serial shift clock for the serial port 0 transmitter.                                                                                                                                                                                                                                      | S                 |                | R |
| DR0              | 1        | I/O/Z | Data-receive. Serial port 0 receives serial data on DR0.                                                                                                                                                                                                                                                                              | S                 |                | R |
| DX0              | 1        | I/O/Z | Data-transmit output. Serial port 0 transmits serial data on DX0.                                                                                                                                                                                                                                                                     | S                 |                | R |
| FSR0             | 1        | I/O/Z | Frame-synchronization pulse for receive. The FSR0 pulse initiates the data-receive process using DR0.                                                                                                                                                                                                                                 | S                 |                | R |
| FSX0             | 1        | I/O/Z | Frame-synchronization pulse for transmit. The FSX0 pulse initiates the data-transmit process using DX0.                                                                                                                                                                                                                               | S                 |                | R |

<sup>†</sup> I = input, O = output, Z = high-impedance state † S = SHZ active, H = HOLD active, R = RESET active § Recommended decoupling. Four 0.1  $\mu$ F for VDDL and eight 0.1  $\mu$ F for VDDP.



# **TMS320VC33 Terminal Functions (Continued)**

| TERMINAL           |     |       | DESCRIPTION .                                                                                                                           |   |                                       |  |
|--------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------|---|---------------------------------------|--|
| NAME               | QTY | TYPET |                                                                                                                                         |   | WHEN<br>SIGNAL IS Z TYPE <sup>‡</sup> |  |
|                    |     | •     | TIMER SIGNALS                                                                                                                           |   |                                       |  |
| TCLK0              | 1   | I/O/Z | Timer clock 0. As an input, TCLK0 is used by timer 0 to count external pulses. As an output, TCLK0 outputs pulses generated by timer 0. | S | R                                     |  |
| TCLK1              | 1   | I/O/Z | Timer clock 1. As an input, TCLK0 is used by timer 1 to count external pulses. As an output, TCLK1 outputs pulses generated by timer 1. | S | R                                     |  |
|                    |     |       |                                                                                                                                         |   |                                       |  |
| H1                 | 1   | O/Z   | External H1 clock                                                                                                                       | S |                                       |  |
| Н3                 | 1   | O/Z   | External H3 clock                                                                                                                       | S |                                       |  |
| CV <sub>DD</sub>   | 10  | ı     | +V <sub>DD</sub> . Dedicated 1.8-V power supply for the core CPU. All must be connected to a common supply plane.§                      |   |                                       |  |
| DV <sub>DD</sub>   | 10  | ı     | +V <sub>DD</sub> . Dedicated 3.3-V power supply for the I/O pins. All must be connected to a common supply plane.§                      |   |                                       |  |
| VSS                | 24  | I     | Ground. All grounds must be connected to a common ground plane.                                                                         |   |                                       |  |
| PLLV <sub>DD</sub> | 1   | I     | Internally isolated PLL supply. Connect to CV <sub>DD</sub> (1.8 V)                                                                     |   |                                       |  |
| PLLVSS             | 1   | - 1   | Internally isolated PLL ground. Connect to VSS                                                                                          |   |                                       |  |
| EXTCLK             | 1   | I     | External clock. Logic level compatible clock input. If an oscillator is used, tie this pin to ground.                                   |   |                                       |  |
| XOUT               | 1   | 0     | Clock out. Output from the internal-crystal oscillator. If a crystal is not used, X1 should be left unconnected.                        |   |                                       |  |
| XIN                | 1   | I     | Clock in. Internal-oscillator input from a crystal. If EXTCLK is used, tie this pin to ground.                                          |   |                                       |  |
| RSV0 - RSV1        | 2   | I     | Reserved. Use individual pullups to DV <sub>DD</sub> .                                                                                  |   |                                       |  |
|                    |     | -     | JTAG EMULATION                                                                                                                          |   |                                       |  |
| EMU1-EMU0          | 2   | 1     | Emulation pins 0 and 1                                                                                                                  |   |                                       |  |
| TDI                | 1   | I     | Test data input                                                                                                                         |   |                                       |  |
| TDO                | 1   | 0     | Test data output                                                                                                                        |   |                                       |  |
| TCK                | 1   | I     | Test clock                                                                                                                              |   |                                       |  |
| TMS                | 1   | I     | Test mode select                                                                                                                        |   |                                       |  |
| TRST               | 1   | 1     | Test reset                                                                                                                              |   |                                       |  |

<sup>†</sup> I = input, O = output, Z = high-impedance state ‡ S =  $\overline{SHZ}$  active, H =  $\overline{HOLD}$  active, R =  $\overline{RESET}$  active

<sup>§</sup> Recommended decoupling. Four 0.1  $\mu F$  for  $V_{\mbox{DDL}}$  and eight 0.1  $\mu F$  for  $V_{\mbox{DDP}}$ 

# functional block diagram



# memory map



NOTE A: STRB is active over all external memory ranges. PAGE\_0 to PAGE\_3 are configured as external bus strobes. These are simple decoded strobes that have no configuration registers and are active only during external bus activity over the following ranges:

| Name   | Active range        |
|--------|---------------------|
| PAGE_0 | 0000000h - 03FFFFFh |
| PAGE_1 | 0400000h - 07FFFFh  |
| PAGE_2 | 0800000h - 0BFFFFFh |
| PAGE_3 | 0C00000h - 0FFFFFh  |
| STRB   | 0000000h - 0FFFFFh  |

Figure 1. TMS320C33 Memory Maps

# memory map (continued)

|     |                         | _       |                                  |
|-----|-------------------------|---------|----------------------------------|
| 00h | Reset                   | 809FC1h | INT0                             |
| 01h | INT0                    | 809FC2h | INT1                             |
| 02h | INT1                    | 809FC3h | INT2                             |
| 03h | INT2                    | 809FC4h |                                  |
| 04h | INT3                    |         | INT3                             |
| 05h | XINT0                   | 809FC5h | XINT0                            |
| 06h | RINT0                   | 809FC6h | RINT0                            |
| 07h |                         | 809FC7h |                                  |
| 08h | Reserved                | 809FC8h | Reserved                         |
| 09h | TINT0                   | 809FC9h | TINT0                            |
| 0Ah | TINT1                   | 809FCAh | TINT1                            |
| 0Bh | DINT                    | 809FCBh | DINT                             |
| 0Ch |                         | 809FCCh |                                  |
| 1Fh | Reserved                | 809FDFh | Reserved                         |
| 20h | TRAP 0                  | 809FE0h | TRAP 0                           |
|     | •                       |         | •                                |
|     | •                       |         | •                                |
|     | •                       |         | •                                |
| 3Bh | TRAP 27                 | 809FFBh | TRAP 27                          |
| 3Ch |                         | 809FFCh |                                  |
| 3Fh | Reserved                |         | Reserved                         |
| J   |                         | 809FFFh |                                  |
|     | (a) Microprocessor Mode | (       | b) Microcomputer/Bootloader Mode |

Figure 2. Reset, Interrupt, and Trap Vector/Branches Memory-Map Locations

# memory map (continued)

| 808000h | DMA Global Control               |
|---------|----------------------------------|
| 808004h | DMA Source Address               |
| 808006h | DMA Destination Address          |
| 808008h | DMA Transfer Counter             |
| 808020h | Timer 0 Global Control           |
| 808024h | Timer 0 Counter                  |
| 808028h | Timer 0 Period Register          |
| 808030h | Timer 1 Global Control           |
| 808034h | Timer 1 Counter                  |
| 808038h | Timer 1 Period Register          |
| 808040h | Serial Global Control            |
| 808042h | FSX/DX/CLKX Serial Port Control  |
| 808043h | FSR/DR/CLKR Serial Port Control  |
| 808044h | Serial R/X Timer Control         |
| 808045h | Serial R/X Timer Counter         |
| 808046h | Serial R/X Timer Period Register |
| 808048h | Data-Transmit                    |
| 80804Ch | Data-Receive                     |
| 808064h | Primary-Bus Control              |
|         |                                  |

NOTE A: Shading denotes reserved address locations.

Figure 3. Peripheral Bus Memory-Mapped Registers

# clock generator

The clock generator provides clocks to the 'VC33 device, and consists of an internal oscillator and a phase-locked loop (PLL) circuit. The clock generator requires a reference clock input, which can be provided by using a crystal resonator with the internal oscillator, or from an external clock source. The PLL circuit generates the device clock by multiplying the reference clock frequency by a scale factor, allowing use of a clock source with a lower frequency than that of the CPU. The PLL is an adaptive circuit that, once synchronized, locks onto and tracks an input clock signal.

#### PLL and clock oscillator control

The clock mode control pins are decoded into four operational modes as shown in Figure 4. These modes control clock divide ratios, oscillator, and PLL power (see Table 1).

When an external clock input or crystal is connected, the opposite unused input is simply grounded. An XOR gate then passes one of the two signal sources to the PLL stage. This allows the direct injection of a clock reference into EXTCLK, or 1–20 MHz crystals and ceramic resonators with the oscillator circuit. The two clock sources include:

- A crystal oscillator circuit, where a crystal or ceramic resonator is connected across the XOUT and XIN pins and EXTCLK is grounded.
- An external clock input, where an external clock source is directly connected to the EXTCLK pin, and XOUT
  is left unconnected and XIN is grounded.

When the PLL is initially started, it enters a transitional mode during which the PLL acquires lock with the input signal. Once the PLL is locked, it continues to track and maintain synchronization with the input signal. The PLL is a simple x5 reference multiplier with bypass and power control.

The clock divider, under CPU control, reduces the clock reference by 1 (MAXSPEED), 1/16 (LOWPOWER), or clock stop (IDLE2). Wakeup from the IDLE2 state is accomplished by a RESET or interrupt pin logic low state.

A divide-by-two TMS320C31 equivalent mode of operation is also provided. In this case, the <u>clock</u> output reference is further divided by two with clock synchronization being determined by the timing of <u>RESET</u> falling relative to the present H1/H3 state.



Figure 4. Clock Generation

**Table 1. Clock Mode Select Pins** 

| CLKMD0 | CLKMD1 | FEEDBACK | PLLPWR | RATIO | NOTES                                       |
|--------|--------|----------|--------|-------|---------------------------------------------|
| 0      | 0      | Off      | Off    | 1     | Fully static, very low power                |
| 0      | 1      | On       | Off    | 1/2   | Oscillator enabled                          |
| 1      | 0      | On       | Off    | 1     | Oscillator enabled                          |
| 1      | 1      | On       | On     | 5     | 10 mA @ 1.8 V PLL power. Oscillator enabled |

#### PLL and clock oscillator control (continued)

Typical crystals in the 8 – 30 MHz range have a series resistance of 25  $\Omega$  which increases below 8 MHz. To maintain proper filtering and phase relationships,  $R_d$  and  $Z_{out}$  of the oscillator circuit should be 10x – 40x that of the crystal. A series compensation resistor (Rd), shown in Figure 5, is recommended when using lower frequency crystals. The XOUT output, the square wave inverse of XIN, is then filtered by the XOUT output impedance, C1 load capacitor, and  $R_d$  (if present). The crystal and C2 input load capacitor then refilters this signal resulting in a XIN signal that is 30 – 80% of the oscillator supply voltage.

**NOTE:** Some ceramic resonators are available in a low-cost, three-terminal package that includes C1 and C2 internally. Typically ceramic resonators do not provide the frequency accuracy of crystals.

**NOTE:** Better PLL stability can be achieved using the optional power supply isolation circuit shown in Figure 5. A similar filter can be used to isolate the PLLV<sub>SS</sub>, as shown in Figure 6. PLLV<sub>DD</sub> can also be directly connected to  $\text{CV}_{\text{DD}}$ .

| Table 2. | <b>Typical</b> | Crystal | Circuit | Loading |
|----------|----------------|---------|---------|---------|
|----------|----------------|---------|---------|---------|

| FREQUENCY (MHz) | $Rd\left(\Omega\right)$ | C1 (pF) | C2 (pF) | CL <sup>†</sup> (pF) | RL <sup>†</sup> (Ω) |
|-----------------|-------------------------|---------|---------|----------------------|---------------------|
| 2               | 4.7K                    | 18      | 18      | 12                   | 200                 |
| 5               | 2.2K                    | 18      | 18      | 12                   | 60                  |
| 10              | 470                     | 15      | 15      | 12                   | 30                  |
| 15              | 0                       | 15      | 12      | 12                   | 25                  |
| 20              | 0                       | 9       | 9       | 10                   | 25                  |

<sup>&</sup>lt;sup>†</sup>CL and RL are typical internal series load capacitance and resistance of the crystal.



Figure 5. Self-Oscillation Mode

#### **PLL** isolation

The internal PLL supplies can be directly connected to  $\text{CV}_{\text{DD}}$  and  $\text{V}_{\text{SS}}$  (0  $\Omega$  case) or fully isolated as shown in Figure 6. The RC network prevents the PLL supplies from turning high frequency noise in the  $\text{CV}_{\text{DD}}$  and  $\text{V}_{\text{SS}}$  supplies into jitter.



Figure 6. PLL Isolation Circuit Diagram

#### **EDGEMODE**

When EDGEMODE = 1 a sampled digital delay line is decoded to generate a pulse on the falling edge of the interrupt pin. To guarantee interrupt recognition, input signal logic high and logic low states must be held longer than the synchronizer delay of one CPU clock cycle. Holding these inputs to no less than two cycles in both the logic low and logic high states is sufficient.

When EDGEMODE = 0, a logic low interrupt pin will continually set the corresponding interrupt flag. The CPU or DMA can clear this flag within two cycles of it being set. This is the maximum interrupt width that can be applied if only one interrupt is to be recognized. The CPU can manually clear IF bits within an ISR, effectively lengthening the maximum ISR width.

After reset, EDGEMODE is temporarily disabled allowing logic low INT pins to be detected for bootload operation.



Figure 7. EDGEMODE and Interrupt Flag Circuit

# When RESET is applied, the CPU attempts to safely exit any pending read or write operations that may be in progress. This can take as much as 10 CPU cycles, after which, the address, data, and control pins will be in a high-impedance state.

When both  $\overline{\text{RESET}}$  and  $\overline{\text{SHZ}}$  are applied, the device will immediately enter the reset state with the pins held in high impedance mode.  $\overline{\text{SHZ}}$  should then be disabled at least 10 CPU cycles before  $\overline{\text{RESET}}$  is set high.  $\overline{\text{SHZ}}$  can be used during power-up sequencing to prevent undefined address, data, and control pins, avoiding system conflicts.

#### PAGE0 - PAGE3 select lines

To facilitate simpler and higher speed connection to external devices, the TMS320VC33 includes four predecoded select pins that have the same timings as STRB. These pins are decoded from A22, A23, and STRB and are active only during external accesses over the ranges shown in Table 3. All external bus accesses are controlled by a single bus control register.

Table 3. PAGE0 - PAGE3 Ranges

|       | START    | END      |
|-------|----------|----------|
| PAGE0 | 0x000000 | 0x3FFFFF |
| PAGE1 | 0x400000 | 0x7FFFF  |
| PAGE2 | 0x800000 | 0xBFFFFF |
| PAGE3 | 0xC00000 | 0xFFFFF  |

#### boot loader operation

When MCBL/MP = 0, an internal ROM is decoded into the address range of 0x000000–0x001000. Therefore, when reset occurs, execution begins within the internal ROM program and vector space. No external activity will be evident until one of the boot options is enabled. These options are enabled by pulling an external interrupt pin low, which the boot load software then detects, causing a particular routine to be executed (see Table 4).

Table 4. INT0 - INT3 Sources

| ACTIVE INTERRUPT | ADDRESS/SOURCE WHERE BOOT DATA IS<br>READ FROM | DATA FORMAT                             |
|------------------|------------------------------------------------|-----------------------------------------|
| INT0             | 0x001000                                       | 8, 16, or 32-bit width                  |
| INT1             | 0x400000                                       | 8, 16, or 32-bit width                  |
| INT2             | 0xFFF000                                       | 8, 16, or 32-bit width                  |
| INT3             | Serial Port                                    | 32-bit, external clock, and frame synch |

When MCBL/MP = 0, the reset and interrupt vectors are hard coded within the internal ROM. Since this is a read-only device, these vectors cannot be modified. To enable user defined interrupt routines, the internal vectors contain fixed values that point to an internal section of SRAM beginning at 0x809FC1. Code execution begins at these locations so it is important to place branch instructions (to the interrupt routine) at these locations and not vectors.

The bootloader program requires a small stack space for calls and returns. Two SRAM locations a 0x809800 and 0x809801 are used for this stack. You should not try to bootload data into these locations as it will corrupt the boot loader program run time stack. After the bootload operation is complete, your program can reclaim these locations. The simplest solution is to begin your programs uninitialized data section at this location.

For additional detail on boot loader operation including the boot loader source code, see the *TMS320C3x Users Guide* (literature number SPRU031).

# 

absolute maximum ratings over specified temperature range (unless otherwise noted)

Output voltage range, V<sub>O</sub> ...... -0.3 V to 4.5 V

Continuous power dissipation (worst case) (see Note 2) ...... 500 mW

PQA (industrial) ..... – 40°C to 125°C

Storage temperature range, T<sub>stg</sub> ..... – 55°C to 150°C

NOTES: 1. All voltage values are with respect to VSS.

 Actual operating power is much lower. This value was obtained under specially produced worst-case test conditions for the TMS320VC33, which are not sustained during normal device operation. These conditions consist of continuous parallel writes of a checkerboard pattern to the external data and address buses at the maximum possible rate with a capacitive load of 30 pF. See normal (I<sub>CC</sub>) current specification in the electrical characteristics table and also read Calculation of TMS320C30 Power Dissipation Application Report (literature number SPRA020).

# recommended operating conditions (see Note 3 and Note 4)

|           |                                         | MIN                    | NOM | MAX                    | UNIT |
|-----------|-----------------------------------------|------------------------|-----|------------------------|------|
| CVDD      | Supply voltage for the core CPU         | 1.71                   | 1.8 | 1.89                   | V    |
| $DV_{DD}$ | Supply voltage for the I/O pins         | 3                      | 3.3 | 3.6                    | V    |
| Vss       | Supply ground                           |                        | 0   |                        | V    |
| VIH       | High-level input voltage                | 0.7 * DV <sub>DD</sub> |     | DV <sub>DD</sub> + 0.3 | V    |
| VIL       | Low-level input voltage                 | - 0.3‡                 |     | 0.3 * DV <sub>DD</sub> | V    |
| loh       | High-level output current               |                        |     | 4                      | mA   |
| lOL       | Low-level output current                |                        |     | 4                      | mA   |
| _         | Operating case temperature (commercial) | 0                      |     | 85                     | 00   |
| TC        | Operating case temperature (industrial) |                        |     |                        | °C   |
| CL        | Capacitive load per output pin          |                        |     | 30                     | pF   |

NOTES: 3. All voltage values are with respect to VSS. EXTCLK can be driven by a CMOS clock.

4. All inputs and I/O pins configured as inputs, except SHZ and D0–D31, use Schmidt hysteresis inputs. Hysteresis is approximately 10% of DV<sub>DD</sub> and is centered at 0.5 \* DV<sub>DD</sub>.

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# electrical characteristics over recommended ranges of supply voltage (unless otherwise noted) (see Note 3)<sup>†</sup>

|                  | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TES                                   | ST CONDITION                                | S         | MIN   | TYP‡ | MAX  | UNIT |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------------|-----------|-------|------|------|------|
| VOH              | High-level output voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>DD</sub> = MIN, I <sub>C</sub> | DH = MAX                                    |           | 2.4   |      |      | V    |
| VOL              | Low-level output voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>DD</sub> = MIN, I <sub>C</sub> | DH = MAX                                    |           |       |      | 0.4  | V    |
| IZ               | High-impedance current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $V_{DD} = MAX$                        |                                             |           | - 5   |      | + 5  | μΑ   |
| II               | Input current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | VI = VSS to VD                        | D                                           |           | - 5   |      | + 5  | μΑ   |
| I <sub>IPU</sub> | Input current (with internal pullup)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Inputs with inte                      | rnal pullups§                               |           | - 600 |      | 10   | μΑ   |
| I <sub>IPD</sub> | Input current (with internal pulldown)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Inputs with inte                      | rnal pulldowns                              |           | 600   |      | - 10 | μΑ   |
| I <sub>BKU</sub> | Input current (with bus keeper) pullup¶                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Bus keeper opp                        | Bus keeper opposes until conditions match   |           |       |      | 10   | μΑ   |
| I <sub>BKD</sub> | Input current (with bus keeper) pulldown¶                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                       |                                             |           |       |      | - 10 | μΑ   |
|                  | Complete accordant to the attention of t | T <sub>A</sub> = 25°C,                | f <sub>X</sub> = 60 MHz                     | 'VC33-120 |       | 20   | 120  |      |
| IDDD             | Supply current, pins#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                       | f <sub>X</sub> = 75 MHz                     | 'VC33-150 |       | 25   | 150  | mA   |
|                  | #11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | T <sub>A</sub> = 25°C,                | f <sub>X</sub> = 60 MHz                     | 'VC33-120 |       | 40   | 50   |      |
| IDDC             | Supply current, core CPU#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $CV_{DD} = MAX$                       | f <sub>X</sub> = 75 MHz                     | 'VC33-150 |       | 45   | 60   | mA   |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PLL enabled, o                        | scillator enabled                           | t         |       | 10   |      | mA   |
| I <sub>DD</sub>  | IDLE2, Supply current, IDDD plus IDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PLL disabled, o                       | scillator enable                            | d         |       | 500  |      |      |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PLL disabled, o                       | PLL disabled, oscillator disabled, FCLK = 0 |           |       | 50   |      | μΑ   |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | All inputs except XIN XIN             |                                             |           |       |      | 10   | _    |
| Ci               | Input capacitance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                       |                                             |           |       |      | 10   | pF   |
| Со               | Output capacitance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                       |                                             |           |       |      | 10   | pF   |

<sup>†</sup> All input and output voltage levels are TTL compatible.

 $\| f_x$  is the PLL output clock frequency.

NOTE 3: All voltage values are with respect to  $V_{\mbox{SS}}$ . EXTCLK can be driven by a CMOS clock.

### PARAMETER MEASUREMENT INFORMATION



Where:  $I_{OL}$  = 4 mA (all outputs)  $I_{OH}$  = 4 mA (all outputs)

 $V_{LOAD} = DV_{DD}/2$ 

C<sub>T</sub> = 30-pF typical load-circuit capacitance

Figure 8. TMS320VC33 Test Load Circuit

<sup>‡</sup> For 'VC33, all typical values are at DV<sub>DD</sub> = 3.3, CV<sub>DD</sub> = 1.8 V, T<sub>A</sub> (air temperature) = 25°C.

<sup>§</sup> Pins with internal pullup devices: TDI, TCK, and TMS. Pin with internal pulldown device: TRST.

<sup>¶</sup> Pins D0–D31 include internal bus keepers to maintain valid logic levels when the bus is not driven.

<sup>#</sup> Actual operating current is less than this maximum value. This value was obtained under specially produced worst-case test conditions, which are not sustained during normal device operation. These conditions consist of continuous parallel writes of a checkerboard pattern at the maximum rate possible. See *Calculation of TMS320C30 Power Dissipation Application Report* (literature number SPRA020).

# PARAMETER MEASUREMENT INFORMATION

# timing parameter symbology

Timing parameter symbols used herein were created in accordance with JEDEC Standard 100-A. In order to shorten the symbols, some of the pin names and other related terminology have been abbreviated as follows, unless otherwise noted:

| Α       | A23-A0                                       | Н     | H1 and H3                          |
|---------|----------------------------------------------|-------|------------------------------------|
| ASYNCH  | Asynchronous reset signals                   | HOLD  | HOLD                               |
| С       | CLKX0                                        | HOLDA | HOLDA                              |
| CI      | CLKIN                                        | IACK  | ĪACK                               |
| CLKR    | CLKR0                                        | INT   | ĪNT3-ĪNT0                          |
| CONTROL | Control signals                              | PAGE  | PAGE0-PAGE3                        |
| D       | D31-D0                                       | RDY   | RDY                                |
| DR      | DR                                           | RW    | $R/\overline{W}$                   |
| DX      | DX                                           | RESET | RESET                              |
| FS      | FSX/R                                        | S     | STRB                               |
| FSX     | FSX0                                         | SCK   | CLKX/R                             |
| FSR     | FSR0                                         | SHZ   | SHZ                                |
| GPI     | General-purpose input                        | TCLK  | TCLK0, TCLK1, or TCLKx             |
| GPIO    | General-purpose input/output; peripheral pin | XF    | XF0, XF1, or XFx                   |
| GPO     | General-purpose output                       | XFIO  | XFx switching from input to output |

# timing

Timing specifications apply to the TMS320VC33.

# EXTCLK, H1, and H3 timing

The following table defines the timing parameters for the EXTCLK, H1, and H3 interface signals. The numbers shown in Figure 9 and Figure 10 correspond with those in the number (NO.) column of the table below.

# timing parameters for EXTCLK, H1, and H3 in 'C31 divide-by-2 mode<sup>†</sup> (see Figure 9 and Figure 10)

| No  |                       |                                                                          | 'VC3                    | 3-120                  | 'VC3                   | 3-150                   |      |
|-----|-----------------------|--------------------------------------------------------------------------|-------------------------|------------------------|------------------------|-------------------------|------|
| NO. |                       |                                                                          | MIN                     | MAX                    | MIN                    | MAX                     | UNIT |
| 1   | <sup>t</sup> f(CI)    | Fall time, CLKIN                                                         |                         | 1                      |                        | 1                       | ns   |
| 2   | tw(CIL)               | Pulse duration, CLKIN low $t_{C(CI)} = min \text{ (time below } V_{IL})$ | 4                       |                        | 4                      |                         | ns   |
| 3   | tw(CIH)               | Pulse duration, CLKIN high $t_{C(CI)} = min$ (time above $V_{IH}$ )      | 4                       |                        | 4                      |                         | ns   |
| 4   | tr(CI)                | Rise time, CLKIN                                                         |                         | 1                      |                        | 1                       | ns   |
| 5   | t <sub>C</sub> (CI)   | Cycle time, CLKIN                                                        | 10                      |                        | 10                     |                         | ns   |
| 6   | <sup>t</sup> f(H)     | Fall time, H1 and H3                                                     |                         | 3                      |                        | 3                       | ns   |
| 7   | tw(HL)                | Pulse duration, H1 and H3 low                                            | t <sub>C(CL)</sub> - 2  | t <sub>c(CL)</sub> + 2 | t <sub>C(CL)</sub> - 2 | t <sub>c(CL)</sub> + 2  | ns   |
| 8   | tw(HH)                | Pulse duration, H1 and H3 high                                           | t <sub>C(CL)</sub> - 2  | t <sub>c(CL)</sub> + 2 | t <sub>C(CL)</sub> - 2 | t <sub>c(CL)</sub> + 2  | ns   |
| 9   | t <sub>r(H)</sub>     | Rise time, H1 and H3                                                     |                         | 3                      |                        | 3                       | ns   |
| 10  | <sup>t</sup> d(HL-HH) | Delay time. from H1 low to H3 high or from H3 low to H1 high             | -1.5                    | 1.5                    | -1.5                   | 1.5                     | ns   |
| 11  | t <sub>C</sub> (H)    | Cycle time, H1 and H3                                                    | 2 * t <sub>C</sub> (CL) |                        |                        | 2 * t <sub>C</sub> (CL) | ns   |

<sup>†</sup> Similar loading characteristics must be used on all pins.



Figure 9. Timing for EXTCLK



Figure 10. Timing for H1 and H3



# clock circuit timing

The following table defines the timing parameters for the clock circuit signals.

# timing and circuit parameters for on-chip crystal oscillator<sup>†</sup> (see Figure 11)

|                     |                                                                 | MIN                    | TYP              | MAX                    | UNIT |
|---------------------|-----------------------------------------------------------------|------------------------|------------------|------------------------|------|
| VO                  | Oscillator internal supply voltage                              |                        | CV <sub>DD</sub> |                        | V    |
| FO                  | Fundamental mode frequency range                                | 5                      |                  | 20                     | MHz  |
| V <sub>bias</sub>   | DC bias point (input threshold)                                 | 40                     | 50               | 60                     | %Vo  |
| R <sub>fbk</sub>    | Feedback resistance                                             | 100                    | 300              | 500                    | ΚΩ   |
| R <sub>out</sub>    | Small signal AC output impedance                                | 250                    | 500              | 1000                   | Ω    |
| V <sub>xoutac</sub> | AC output voltage with test crystal <sup>‡</sup>                |                        | 80               |                        | %Vo  |
| V <sub>xinac</sub>  | AC input voltage with test crystal <sup>‡</sup>                 |                        | 50               |                        | %Vo  |
| V <sub>xoutl</sub>  | $V_{xin} = V_{xinh}$ , $I_{xout} = 0$ , $F_{O}=0$ (logic input) | V <sub>SS</sub> - 0.1  |                  | V <sub>SS</sub> + 0.3  | V    |
| V <sub>xouth</sub>  | $V_{xin} = V_{xinl}$ , $I_{xout} = 0$ , $F_{O}=0$ (logic input) | CV <sub>DD</sub> - 0.3 |                  | CV <sub>DD</sub> + 0.1 | V    |
| V <sub>inl</sub>    | When used for logic level input, oscillator enabled             | -0.3                   |                  | 0.2 * V <sub>O</sub>   | V    |
| Vinh                | When used for logic level input, oscillator enabled             | 0.8 * V <sub>O</sub>   |                  | DV <sub>DD</sub> + 0.3 | V    |
| V <sub>xinh</sub>   | When used for logic level input, oscillator disabled            | 0.7 * DV <sub>DD</sub> |                  | DV <sub>DD</sub> + 0.3 | V    |
| C <sub>xout</sub>   | XOUT internal load capacitance                                  | 2                      | 3                | 5                      | pF   |
| C <sub>xin</sub>    | XIN internal load capacitance                                   | 2                      | 3                | 5                      | pF   |
| td(XIN-H1)          | Delay time, XIN to H1 x1 and x0.5 modes                         |                        | 9                | 12                     | ns   |
| I <sub>inl</sub>    | Input current, feedback enabled, $V_{il} = 0$                   |                        |                  | 50                     | μΑ   |
| l <sub>inh</sub>    | Input current, feedback enabled, $V_{il} = V_{ih}$              |                        |                  | <b>-</b> 50            | μΑ   |

<sup>†</sup>This circuit is intended for fundamental mode operation.

<sup>‡</sup> Signal amplitude is dependent on the crystal and load used.



Figure 11. On-Chip Oscillator Circuit

# clock circuit timing (continued)

The following table defines the timing parameters for EXTCLK.

# timing and circuit parameters for EXTCLK, all modes (see Figure 12 and Figure 13)

| NO. |                  |                                                  |                                       | MIN | TYP                    | MAX | UNIT |  |
|-----|------------------|--------------------------------------------------|---------------------------------------|-----|------------------------|-----|------|--|
|     |                  |                                                  | x5 mode                               | 5   |                        | 12  |      |  |
|     |                  | Frequency range, 1/t <sub>C(H)</sub> , 'VC33-120 | x1 mode                               | 0   |                        | 60  |      |  |
|     | _                | , ,                                              | x0.5 mode                             | 0   |                        | 100 | MHz  |  |
| 5a  | F <sub>ext</sub> |                                                  | x5 mode                               | 5   |                        | 15  |      |  |
|     |                  | Frequency range, 1/t <sub>C(H)</sub> , 'VC33-150 | x1 mode                               | 0   |                        | 75  |      |  |
|     |                  | , ,                                              | x1 mode                               | 0   |                        | 100 |      |  |
|     | $V_{mid}$        | Mid level, used to measure duty cycle            |                                       |     | 0.5 * DV <sub>DD</sub> |     | V    |  |
|     | _                | Diag time                                        | F=F <sub>max</sub> , x0.5 and x1 mode |     |                        | 1   |      |  |
| 4   | T <sub>r</sub>   | Rise time                                        | F <f<sub>max</f<sub>                  |     |                        | 4   | ns   |  |
|     | _                | Fall days                                        | F=F <sub>max</sub> , x0.5 and x1 mode |     |                        | 1   |      |  |
| 1   | Tr               | Fall time                                        | F <f<sub>max</f<sub>                  |     |                        | 4   | ns   |  |
|     |                  |                                                  | x5 mode                               | 21  |                        |     |      |  |
| 2   | T <sub>lo</sub>  | T <sub>IO</sub> V <sub>II</sub> pulse time       | x1 mode                               | 5.5 |                        |     | ns   |  |
|     |                  |                                                  | x0.5 mode                             | 4.0 |                        |     |      |  |
|     |                  |                                                  | x5 mode                               | 21  |                        |     |      |  |
| 3   | Thi              | V <sub>ih</sub> pulse time                       | x1 mode                               | 5.5 |                        |     | ns   |  |
|     |                  |                                                  | x0.5 mode                             | 4.0 |                        |     |      |  |
|     |                  |                                                  | x5 PLL mode                           | 40  |                        | 60  |      |  |
| 5b  | EXTCLKDC         | Input duty cycle                                 | x1 and x0.5 mode, F=max               | 45  |                        | 55  | %    |  |
|     |                  |                                                  | x1 and x0.5 mode, F=0 Hz              | 0   | •                      | 100 |      |  |
| 406 | 44               |                                                  | x1 mode                               |     | 7                      | 10  |      |  |
| 10b | td(EXTCLK-H1)    | Delay time, EXTCLK to H1                         | x0.5 mode                             |     | 9                      | 12  | ns   |  |

# phase-locked loop characteristics using EXTCLK or on-chip crystal oscillator $^{\dagger}$

|                                                 | MIN                                                                                                                                | TYP                                                                                                                                                                    | MAX                                                                                                                                                                    | UNIT                                                                                                                                                                                                                                                                                      |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Frequency range, PLL input                      | 5                                                                                                                                  |                                                                                                                                                                        | 15                                                                                                                                                                     | MHz                                                                                                                                                                                                                                                                                       |
| Frequency range, PLL output                     | 25                                                                                                                                 |                                                                                                                                                                        | 75                                                                                                                                                                     | MHz                                                                                                                                                                                                                                                                                       |
| PLL current, CV <sub>DD</sub> supply            |                                                                                                                                    |                                                                                                                                                                        | 10                                                                                                                                                                     | mA                                                                                                                                                                                                                                                                                        |
| PLL power, CV <sub>DD</sub> supply              |                                                                                                                                    |                                                                                                                                                                        | 20                                                                                                                                                                     | mW                                                                                                                                                                                                                                                                                        |
| PLL output duty cycle at H1                     | 45                                                                                                                                 |                                                                                                                                                                        | 55                                                                                                                                                                     | %                                                                                                                                                                                                                                                                                         |
| PLL output jitter, F <sub>pllout</sub> = 25 MHz |                                                                                                                                    |                                                                                                                                                                        | 100                                                                                                                                                                    | pS                                                                                                                                                                                                                                                                                        |
|                                                 | Frequency range, PLL output  PLL current, CV <sub>DD</sub> supply  PLL power, CV <sub>DD</sub> supply  PLL output duty cycle at H1 | Frequency range, PLL input 5  Frequency range, PLL output 25  PLL current, CV <sub>DD</sub> supply  PLL power, CV <sub>DD</sub> supply  PLL output duty cycle at H1 45 | Frequency range, PLL input 5  Frequency range, PLL output 25  PLL current, CV <sub>DD</sub> supply  PLL power, CV <sub>DD</sub> supply  PLL output duty cycle at H1 45 | Frequency range, PLL input         5         15           Frequency range, PLL output         25         75           PLL current, CV <sub>DD</sub> supply         10           PLL power, CV <sub>DD</sub> supply         20           PLL output duty cycle at H1         45         55 |

<sup>†</sup> Duty cycle is defined as 100\*t<sub>1</sub>/(t<sub>1</sub>+t<sub>2</sub>)%

# clock circuit timing (continued)

To ensure clean internal clock references, the minimal low and high pulse duration must be maintained. At high frequencies this may require a fast rise and fall time as well as a tightly controlled duty cycle. At lower frequencies these requirements are less restrictive when in x1 and x0.5 modes. The PLL, however, must have an input duty cycle of between 40% and 60% for proper operation.



Figure 12. Divide-By-Two Mode



Figure 13. Divide-By-One Mode

# memory read/write timing

The following table defines memory read/write timing parameters for STRB. The numbers shown in Figure 15 and Figure 16 correspond with those in the NO. column of the table below.

# timing parameters for memory (STRB = 0) read/write<sup>†</sup> (see Figure 14, Figure 15, and Figure 16)

| NO  |                           |                                                                          | 'VC3 | 3-120            | 'VC33 | 3-150            | LINUT |
|-----|---------------------------|--------------------------------------------------------------------------|------|------------------|-------|------------------|-------|
| NO. |                           |                                                                          | MIN  | MAX              | MIN   | MAX              | UNIT  |
| 12  | td(H1L-SL)                | Delay time, H1 low to STRB low                                           | 0    | 4                | 0     | 3                | ns    |
| 13  | td(H1L-SH)                | Delay time, H1 low to STRB high                                          | 0    | 4                | 0     | 3                | ns    |
| 14  | t <sub>d</sub> (H1H-RWL)R | Delay time, H1 high to $R/\overline{W}$ low (read)                       | 0    | 4                | 0     | 3                | ns    |
| 15  | <sup>t</sup> d(H1L-A)     | Delay time, H1 low to A valid                                            | 0    | 4                | 0     | 3                | ns    |
| 16  | tsu(D-H1L)R               | Setup time, D before H1 low (read)                                       | 6    |                  | 5     |                  | ns    |
| 17  | th(H1L-D)R                | Hold time, D after H1 low (read)                                         | 1    |                  | 1     |                  | ns    |
| 18  | t <sub>su</sub> (RDY-H1H) | Setup time, RDY before H1 high                                           | 5    |                  | 4     |                  | ns    |
| 19  | th(H1H-RDY)               | Hold time, RDY after H1 high                                             | 0    |                  | 0     |                  | ns    |
| 20  | t <sub>d</sub> (H1H-RWH)W | Delay time, H1 high to $R/\overline{W}$ high (write)                     |      | 4                |       | 3                | ns    |
| 21  | t <sub>V</sub> (H1L-D)W   | Valid time, D after H1 low (write)                                       |      | 7                |       | 6                | ns    |
| 22  | <sup>t</sup> h(H1H-D)W    | Hold time, D after H1 high (write)                                       | 0    | 7                | 0     | 6                | ns    |
| 23  | <sup>t</sup> d(H1H-A)W    | Delay time, H1 high to A valid on back-to-back write cycles (write)      |      | 4                |       | 3                | ns    |
| 24  | <sup>t</sup> d(A-RDY)     | Delay time, RDY from A valid                                             |      | P-6 <sup>‡</sup> |       | P-5 <sup>‡</sup> | ns    |
| 24A | T <sub>aa</sub>           | Address valid to data valid (read), 0 wait state, C <sub>L</sub> = 30 pF |      | 9                |       | 6                | ns    |
| 24B | T <sub>aa</sub>           | Address valid to data valid (read), 1 wait state                         |      | 24.6             |       | 19.3             | ns    |

<sup>†</sup> These timings assume a similar loading of 30 pF on all pins.

Output load characteristics for high-speed and low-speed (low-noise) output buffers are shown in Figure 14. High-speed buffers are used on A0 - A23,  $\overline{PAGE0} - \overline{PAGE3}$ , H1, H3,  $\overline{STRB}$ , and  $R/\overline{W}$ . All other outputs use the low-speed, (low-noise) output buffer.



Figure 14. Output Load Characteristics, Buffer Only

 $<sup>^{\</sup>ddagger}P = t_{C(CL)}$ 

# memory read/write timing (continued)



NOTE A: STRB remains low during back-to-back read operations.

Figure 15. Timing for Memory ( $\overline{STRB} = 0$  and  $\overline{PAGEx} = 0$ ) Read



Figure 16. Timing for Memory ( $\overline{STRB} = 0$  and  $\overline{PAGEx} = 0$ ) Write



# XF0 and XF1 timing when executing LDFI or LDII

The following tables define the timing parameters for XF0 and XF1 during execution of LDFI or LDII. The numbers shown in Figure 17 correspond with those in the NO. column of the tables below.

# timing parameters for XF0 and XF1 when executing LDFI or LDII for TMS320VC33 (see Figure 17)

| NO. |                          |                                | 'VC33-120 |     | 'VC33-150 |     |      |
|-----|--------------------------|--------------------------------|-----------|-----|-----------|-----|------|
|     |                          |                                | MIN       | MAX | MIN       | MAX | UNIT |
| 25  | td(H3H-XF0L)             | Delay time, H3 high to XF0 low |           | 5   |           | 4   | ns   |
| 26  | t <sub>su(XF1-H1L)</sub> | Setup time, XF1 before H1 low  | 6         |     | 5         |     | ns   |
| 27  | th(H1L-XF1)              | Hold time, XF1 after H1 low    | 0         |     | 0         |     | ns   |



Figure 17. Timing for XF0 and XF1 When Executing LDFI or LDII

# XF0 timing when executing STFI and STII<sup>†</sup>

The following table defines the timing parameters for the XF0 pin during execution of STFI or STII. The number shown in Figure 18 corresponds with the number in the NO. column of the table below.

# timing parameters for XF0 when executing STFI or STII (see Figure 18)

| Γ |     |              | 'VC3                                         | 3-120 | 'VC33-150 |     | LINUT |      |
|---|-----|--------------|----------------------------------------------|-------|-----------|-----|-------|------|
| L | NO. |              |                                              | MIN   | MAX       | MIN | MAX   | UNIT |
| Γ | 28  | td(H3H-XF0H) | Delay time, H3 high to XF0 high <sup>†</sup> |       | 5         |     | 4     | ns   |

TXF0 is always set high at the beginning of the execute phase of the interlock-store instruction. When no pipeline conflicts occur, the address of the store is also driven at the beginning of the execute phase of the interlock-store instruction. However, if a pipeline conflict prevents the store from executing, the address of the store will not be driven until the store can execute.



Figure 18. Timing for XF0 When Executing an STFI or STII

# XF0 and XF1 timing when executing SIGI

The following tables define the timing parameters for the XF0 and XF1 pins during execution of SIGI. The numbers shown in Figure 19 correspond with those in the NO. column of the tables below.

# timing parameters for XF0 and XF1 when executing SIGI (see Figure 19)

| NO  |              |                                 | 'VC33-120 |     | 'VC33-150 |     | UNIT |
|-----|--------------|---------------------------------|-----------|-----|-----------|-----|------|
| NO. |              |                                 | MIN       | MAX | MIN       | MAX | UNIT |
| 29  | td(H3H-XF0L) | Delay time, H3 high to XF0 low  |           | 5   |           | 4   | ns   |
| 30  | td(H3H-XF0H) | Delay time, H3 high to XF0 high |           | 5   |           | 4   | ns   |
| 31  | tsu(XF1-H1L) | Setup time, XF1 before H1 low   | 6         |     | 5         |     | ns   |
| 32  | th(H1L-XF1)  | Hold time, XF1 after H1 low     | 0         |     | 0         |     | ns   |



Figure 19. Timing for XF0 and XF1 When Executing SIGI

# loading when XF is configured as an output

The following table defines the timing parameter for loading the XF register when the XFx pin is configured as an output. The number shown in Figure 20 corresponds with the number in the NO. column of the table below.

# timing parameters for loading the XF register when configured as an output pin (see Figure 20)

| NO  | NO.                                                |     | 3-120 | 'VC33-150 |     | LINUT |
|-----|----------------------------------------------------|-----|-------|-----------|-----|-------|
| NO. |                                                    | MIN | MAX   | MIN       | MAX | UNIT  |
| 33  | t <sub>V</sub> (H3H-XF) Valid time, H3 high to XFx |     | 5     |           | 4   | ns    |



NOTE A: OUTXFx represents either bit 2 or 6 of the IOF register.

Figure 20. Timing for Loading XF Register When Configured as an Output Pin

# changing XFx from an output to an input

The following table defines the timing parameters for changing the XFx pin from an output pin to an input pin. The numbers shown in Figure 21 correspond with those in the NO. column of the table below.

# timing parameters of XFx changing from output to input mode (see Figure 21)

| NO. |                        |                               | 'VC33-120 |     | 'VC33-150 |     | LINUT |
|-----|------------------------|-------------------------------|-----------|-----|-----------|-----|-------|
|     |                        |                               | MIN       | MAX | MIN       | MAX | UNIT  |
| 34  | th(H3H-XF)             | Hold time, XFx after H3 high  |           | 6   |           | 5   | ns    |
| 35  | tsu(XF-H1L)            | Setup time, XFx before H1 low | 5         |     | 4         |     | ns    |
| 36  | <sup>t</sup> h(H1L-XF) | Hold time, XFx after H1 low   | 0         |     | 0         |     | ns    |



NOTE A: Ī/OxFx represents either bit 1 or bit 5 of the IOF register, and INXFx represents either bit 3 or bit 7 of the IOF register.

Figure 21. Timing for Change of XFx From Output to Input Mode

#### changing XFx from an input to an output

The following table defines the timing parameter for changing the XFx pin from an input pin to an output pin. The number shown in Figure 22 corresponds with the number in the NO. column of the table below.

# timing parameters of XFx changing from input to output mode (see Figure 22)

| NO. |              |                                                           | 'VC33-120 |     | 'VC33-150 |      | LINUT |
|-----|--------------|-----------------------------------------------------------|-----------|-----|-----------|------|-------|
| NO. | •            | MIN                                                       | MAX       | MIN | MAX       | UNIT |       |
| 37  | td(H3H-XFIO) | Delay time, H3 high to XFx switching from input to output |           | 6   |           | 5    | ns    |



NOTE A: 1/OxFx represents either bit 1 or bit 5 of the IOF register.

Figure 22. Timing for Change of XFx From Input to Output Mode

# reset timing

RESET is an asynchronous input that can be asserted at any time during a clock cycle. If the specified timings are met, the exact sequence shown in Figure 23 occurs; otherwise, an additional delay of one clock cycle is possible.

The asynchronous reset signals include XF0/1, CLKX0, DX0, FSX0, CLKR0, DR0, FSR0, and TCLK0/1.

The following table defines the timing parameters for the RESET signal. The numbers shown in Figure 23 correspond with those in the NO. column of the following table.

Resetting the device initializes the bus control register to seven software wait states and therefore results in slow external accesses until these registers are initialized.

HOLD is a synchronous input that can be asserted during reset. It can take nine CPU cycles before HOLDA is granted.

# PRODUCT PREVIEW

# timing parameters for RESET for the TMS320VC33 (see Figure 23)

| No  |                                 |                                                                                 | 'VC33-120 |     | 'VC33-150 |     | LINUT |
|-----|---------------------------------|---------------------------------------------------------------------------------|-----------|-----|-----------|-----|-------|
| NO. |                                 |                                                                                 | MIN       | MAX | MIN       | MAX | UNIT  |
| 38  | t <sub>su(RESET-CIL)</sub>      | Setup time, RESET before EXTCLK low                                             | 8         | P†  | 7         |     | ns    |
| 39  | td(CLKINH-H1H)                  | Delay time, EXTCLK high to H1 high                                              | 2         | 8   | 2         | 7   | ns    |
| 40  | td(CLKINH-H1L)                  | Delay time, EXTCLK high to H1 low                                               | 2         | 8   | 2         | 7   | ns    |
| 41  | tsu(RESETH-H1L)                 | Setup time, RESET high before H1 low and after ten H1 clock cycles              | 6         |     | 5         |     | ns    |
| 42  | td(CLKINH-H3L)                  | Delay time, EXTCLK high to H3 low                                               | 2         | 8   | 2         | 7   | ns    |
| 43  | td(CLKINH-H3H)                  | Delay time, EXTCLK high to H3 high                                              | 2         | 8   | 2         | 7   | ns    |
| 44  | tdis(H1H-DZ)                    | Disable time, H1 high to D (high impedance)                                     |           | 7   |           | 6   | ns    |
| 45  | tdis(H3H-AZ)                    | Disable time, H3 high to A (high impedance)                                     |           | 7   |           | 6   | ns    |
| 46  | td(H3H-CONTROLH)                | Delay time, H3 high to control signals high                                     |           | 7   |           | 6   | ns    |
| 47  | <sup>t</sup> d(H1H-RWH)         | Delay time, H1 high to R/W high                                                 |           | 7   |           | 6   | ns    |
| 48  | td(H1H-IACKH)                   | Delay time, H1 high to IACK high                                                |           | 7   |           | 6   | ns    |
| 49  | <sup>t</sup> dis(RESETL-ASYNCH) | Disable time, RESET low to asynchronous reset signals disabled (high impedance) |           | 8   |           | 7   | ns    |

 $<sup>\</sup>dagger P = t_{C(CL)}$ 

# timing parameters for RESET for the TMS320VC33 (continued)



NOTES: A. Clock circuit is configured in 'C31 compatible divide-by-2 mode. If configured for x1 mode, EXTCLK directly drives H1.

- B. Asynchronous reset signals include XF0/1, CLKX0, DX0, FSX0, CLKR0, DR0, FSR0, and TCLK0/1.
- C. RESET is a synchronous input that can be asserted at any point during a clock cycle. If the specified timings are met, the exact sequence shown occurs; otherwise, an additional delay of one clock cycle is possible.
- D. In microprocessor mode, the reset vector is fetched twice, with seven software wait states each time. In microcomputer mode, the reset vector is fetched twice, with no software wait states.
- E. Control signals include STRB and PAGE\_x.
- F. The  $R\overline{W}$  outputs are placed in a high-impedance state during reset and can require a resistive pullup, nominally 18–22 k $\Omega$ , if not, undesirable spurious writes can occur when these outputs are driven.

Figure 23. Timing for RESET



# interrupt response timing

The following table defines the timing parameters for the  $\overline{\text{INT}}$  signals. The numbers shown in Figure 24 correspond with those in the NO. column of the table below.

# timing parameters for INT3-INT0 response (see Figure 24)

| NO  |              |                                                        | 'VC33-120 |     | 'VC33-150 |     |      |
|-----|--------------|--------------------------------------------------------|-----------|-----|-----------|-----|------|
| NO. |              |                                                        | MIN       | MAX | MIN       | MAX | UNIT |
| 50  | tsu(INT-H1L) | Setup time, INT3- INT0 before H1 low                   | 6         |     | 5         |     | ns   |
| 51  | tw(INT)      | Pulse duration, interrupt to ensure only one interrupt | P†        | 2P† | P†        | 2P† | ns   |

 $<sup>\</sup>dagger P = t_{C(CL)}$ 

The interrupt (INT) pins are synchronized inputs that can be asserted at any time during a clock cycle. The TMS320C3x interrupts are selectable as level- or edge-sensitive. Interrupts are detected on the falling edge of H1. Therefore, interrupts must be set up and held to the falling edge of the internal H1 for proper detection. The CPU and DMA respond to detected interrupts on instruction-fetch boundaries only.

For the processor to recognize only one interrupt when level mode is selected, an interrupt pulse must be set up and held to:

- A minimum of one H1 falling edge
- No more than two H1 falling edges

When EDGEMODE=1, the falling edge of the INT0-INT3 pins are detected using synchronous logic (see Figure 7). The pulse low and high time should be two CPU clocks or greater.

The TMS320C3x can set the interrupt flag from the same source as quickly as two H1 clock cycles after it has been cleared.

If the specified timings are met, the exact sequence shown in Figure 24 occurs; otherwise, an additional delay of one clock cycle is possible.

# interrupt response timing (continued)



Figure 24. Timing for INT3-INT0 Response

# interrupt-acknowledge timing

The IACK output goes active on the first half-cycle (HI rising) of the decode phase of the IACK instruction and goes inactive at the first half-cycle (HI rising) of the read phase of the IACK instruction.

The following table defines the timing parameters for the IACK signal. The numbers shown in Figure 25 correspond with those in the NO. column of the table below.

**NOTE:** The IACK instruction can be executed at anytime to signal an event. It is most often used within an interrupt routine to signal which interrupt has occurred.

# timing parameters for IACK (see Figure 25)

|     |                                                            | 'VC33-120 | 'VC33-150 |      |
|-----|------------------------------------------------------------|-----------|-----------|------|
| NO. |                                                            |           | MIN MAX   | UNIT |
| 52  | t <sub>d(H1H-IACKL)</sub> Delay time, H1 high to IACK low  | 5         | 4         | ns   |
| 53  | t <sub>d(H1H-IACKH)</sub> Delay time, H1 high to IACK high | 5         | 4         | ns   |



Figure 25. Timing for IACK

SPRS087A - FEBRUARY 1999 - REVISED DECEMBER 1999

# serial-port timing parameters for TMS320VC33-120 (see Figure 26 and Figure 27)

|     |                          |                                                          |                       | 'VC33-120                    |                                     |      |
|-----|--------------------------|----------------------------------------------------------|-----------------------|------------------------------|-------------------------------------|------|
| NO. |                          |                                                          |                       | MIN                          | MAX                                 | UNIT |
| 54  | td(H1H-SCK)              | Delay time, H1 high to internal CLKX/R                   |                       |                              | 5                                   | ns   |
|     |                          |                                                          | CLKX/R ext            | t <sub>c(H)</sub> * 2.6      |                                     |      |
| 55  | tc(SCK)                  | Cycle time, CLKX/R                                       | CLKX/R int            | t <sub>c(H)</sub> * 2        | t <sub>c(H)</sub> * 2 <sup>32</sup> | ns   |
|     | 1.                       |                                                          | CLKX/R ext            | t <sub>C(H)</sub> + 4        |                                     |      |
| 56  | <sup>t</sup> w(SCK)      | Pulse duration, CLKX/R high/low                          | CLKX/R int            | [t <sub>C</sub> (SCK)/2] - 4 | [t <sub>C</sub> (SCK)/2] + 4        | ns   |
| 57  | tr(SCK)                  | Rise time, CLKX/R                                        |                       |                              | 3                                   | ns   |
| 58  | t <sub>f</sub> (SCK)     | Fall time, CLKX/R                                        |                       |                              | 3                                   | ns   |
| =0  | _                        |                                                          | CLKX ext              |                              | 9                                   | ns   |
| 59  | <sup>t</sup> d(C-DX)     | Delay time, CLKX to DX valid                             | CLKX int              |                              | 7                                   |      |
|     | 1.                       |                                                          | CLKR ext              | 4                            |                                     |      |
| 60  | tsu(DR-CLKRL)            | Setup time, DR before CLKR low                           | CLKR int              | 8                            |                                     | ns   |
|     |                          |                                                          | CLKR ext              | 3                            |                                     |      |
| 61  | <sup>t</sup> h(CLKRL-DR) | Hold time, DR from CLKR low                              | CLKR int              | 0                            |                                     | ns   |
|     | <sup>t</sup> d(C-FSX)    | Delay time, CLKX to internal FSX high/low                | CLKX ext              |                              | 9                                   |      |
| 62  |                          |                                                          | CLKX int              |                              | 7                                   | ns   |
|     |                          | 0                                                        | CLKR ext              | 3                            |                                     |      |
| 63  | tsu(FSR-CLKRL)           | Setup time, FSR before CLKR low                          | CLKR int              | 3                            |                                     | ns   |
| 0.4 | _                        | 11.1.1. F0.7/D: 01.07/D:                                 | CLKX/R ext            | 3                            |                                     |      |
| 64  | th(SCKL-FS)              | Hold time, FSX/R input from CLKX/R low                   | CLKX/R int            | 0                            |                                     | ns   |
|     |                          |                                                          | CLKX ext              | -[t <sub>C(H)</sub> - 6]     | [t <sub>C(SCK)</sub> /2] - 6        |      |
| 65  | tsu(FSX-C)               | Setup time, external FSX before CLKX                     | CLKX int              | -[t <sub>C(H)</sub> - 10]    | t <sub>C</sub> (SCK)/2              | ns   |
|     | <sup>t</sup> d(CH-DX)V   | Delay time, CLKX to first DX bit, FSX precedes CLKX high | CLKX ext              |                              | 8                                   |      |
| 66  |                          |                                                          | CLKX int              |                              | 5                                   | ns   |
| 67  | td(FSX-DX)V              | Delay time, FSX to first DX bit, CLKX preced             | es FSX                |                              | 8                                   | ns   |
| 68  | <sup>t</sup> d(CH-DXZ)   | Delay time, CLKX high to DX high impedance bit           | e following last data |                              | 5                                   | ns   |

# PRODUCT PREVIEW

# serial-port timing parameters for TMS320VC33-150 (see Figure 26 and Figure 27)

| No. |                          |                                                |                     | 'VC3                    | 3-150                               |                               |
|-----|--------------------------|------------------------------------------------|---------------------|-------------------------|-------------------------------------|-------------------------------|
| NO. |                          |                                                |                     | MIN                     | MAX                                 | UNIT                          |
| 54  | td(H1H-SCK)              | Delay time, H1 high to internal CLKX/R         |                     |                         | 4                                   | ns                            |
|     |                          | Ocale Care OLIVIA                              | CLKX/R ext          | t <sub>c(H)</sub> * 2.6 |                                     |                               |
| 55  | tc(SCK)                  | Cycle time, CLKX/R                             | CLKX/R int          | t <sub>c(H)</sub> * 2   | t <sub>c(H)</sub> * 2 <sup>32</sup> | ns                            |
| 56  |                          | Pulse duration CLKV/P high/low                 | CLKX/R ext          | t <sub>c(H)</sub> + 3   |                                     | 20                            |
| 50  | <sup>t</sup> w(SCK)      | Pulse duration, CLKX/R high/low                | CLKX/R int          | $[t_{C(SCK)}/2] - 3$    | $[t_{C(SCK)}/2] + 3$                | ns                            |
| 57  | tr(SCK)                  | Rise time, CLKX/R                              |                     |                         | 3                                   | ns                            |
| 58  | tf(SCK)                  | Fall time, CLKX/R                              |                     |                         | 3                                   | ns                            |
|     |                          | Polovitino CLIVV to DV volid                   | CLKX ext            |                         | 8                                   |                               |
| 59  | <sup>t</sup> d(C-DX)     | Delay time, CLKX to DX valid                   | CLKX int            |                         | 6                                   | ns<br>ns                      |
| -00 |                          | Catura times DD before CLIVD law               | CLKR ext            | 3                       |                                     |                               |
| 60  | tsu(DR-CLKRL)            | Setup time, DR before CLKR low                 | CLKR int            | 9                       |                                     | ns                            |
| C4  |                          | Hold fire DD from CLKD law                     | CLKR ext            | 3                       |                                     | ns                            |
| 61  | <sup>t</sup> h(CLKRL-DR) | Hold time, DR from CLKR low                    | CLKR int            | 0                       |                                     |                               |
|     | 4                        | Poloutions CLIVY to internal ECV high flow     | CLKX ext            |                         | 8                                   | ne                            |
| 62  | <sup>t</sup> d(C-FSX)    | Delay time, CLKX to internal FSX high/low      | CLKX int            |                         | 6                                   | ns                            |
| 63  |                          | Catua tima FCD hafara CLVD law                 | CLKR ext            | 3                       |                                     | 20                            |
| 03  | tsu(FSR-CLKRL)           | Setup time, FSR before CLKR low                | CLKR int            | 3                       |                                     | ns                            |
| 64  | <b>.</b>                 | Hold time FCV/D input from CLVV/D love         | CLKX/R ext          | 3                       |                                     | 20                            |
| 64  | th(SCKL-FS)              | Hold time, FSX/R input from CLKX/R low         | CLKX/R int          | 0                       |                                     | ns |
| 65  |                          | Saturations automatics V haters CLIVV          | CLKX ext            | $-[t_{c(H)} - 5]$       | $[t_{C(SCK)}/2] - 5$                | 20                            |
| 00  | tsu(FSX-C)               | Setup time, external FSX before CLKX           | CLKX int            | $-[t_{C(H)} - 8]$       | t <sub>c(SCK)</sub> /2              | ns                            |
| 66  | t                        | Delay time, CLKX to first DX bit, FSX          | CLKX ext            |                         | 8                                   | 20                            |
| 66  | td(CH-DX)V               | precedes CLKX high                             | CLKX int            |                         | 5                                   | ns                            |
| 67  | td(FSX-DX)V              | Delay time, FSX to first DX bit, CLKX precede  | es FSX              |                         | 8                                   | ns                            |
| 68  | td(CH-DXZ)               | Delay time, CLKX high to DX high impedance bit | following last data |                         | 5                                   | ns                            |

# data-rate timing modes

Unless otherwise indicated, the data-rate timings shown in Figure 26 and Figure 27 are valid for all serial-port modes, including handshake. For a functional description of serial-port operation refer to subsection 8.2.12 of the *TMS320C3x User's Guide* (literature number SPRU031).

The serial-port timing parameters for seven 'C3x devices are defined in the preceding "serial-port timing parameters" tables. The numbers shown in Figure 26 and Figure 27 correspond with those in the NO. column of each table.



- NOTES: A. Timing diagrams show operations with CLKXP = CLKRP = FSXP = FSRP = 0.
  - B. Timing diagrams depend on the length of the serial-port word, where n = 8, 16, 24, or 32 bits, respectively.

Figure 26. Timing for Fixed Data-Rate Mode

# data-rate timing modes (continued)



NOTES: A. Timing diagrams show operation with CLKXP = CLKRP = FSXP = FSRP = 0.

- B. Timing diagrams depend on the length of the serial-port word, where n = 8, 16, 24, or 32 bits, respectively.
- C. The timings that are not specified expressly for the variable data-rate mode are the same as those that are specified for the fixed data-rate mode.

Figure 27. Timing for Variable Data-Rate Mode



SPRS087A - FEBRUARY 1999 - REVISED DECEMBER 1999

# **HOLD** timing

HOLD is a synchronous input that can be asserted at any time during a clock cycle. If the specified timings are met, the exact sequence shown in Figure 27 occurs; otherwise, an additional delay of one clock cycle is possible.

The table, "timing parameters for HOLD/HOLDA", defines the timing parameters for the HOLD and HOLDA signals. The numbers shown in Figure 28 correspond with those in the NO. column of the table.

The NOHOLD bit of the primary-bus control register overrides the HOLD signal. When this bit is set, the device comes out of hold and prevents future hold cycles.

Asserting HOLD prevents the processor from accessing the primary bus. Program execution continues until a read from or a write to the primary bus is requested. In certain circumstances, the first write is pending, thus allowing the processor to continue (internally) until a second external write is encountered.

# timing parameters for HOLD/HOLDA (see Figure 28)

| No  |                            |                                                                      | 'VC33-                | 120 | 'VC33-                 | 150 |      |
|-----|----------------------------|----------------------------------------------------------------------|-----------------------|-----|------------------------|-----|------|
| NO. |                            |                                                                      | MIN                   | MAX | MIN                    | MAX | UNIT |
| 69  | t <sub>su(HOLD-H1L)</sub>  | Setup time, HOLD before H1 low                                       | 4                     |     | 3                      |     | ns   |
| 70  | t <sub>V</sub> (H1L-HOLDA) | Valid time, HOLDA after H1 low                                       | 5                     |     | 4                      |     | ns   |
| 71  | tw(HOLD)                   | Pulse duration, HOLD low                                             | 2t <sub>C(H)</sub>    |     | 2t <sub>C(H)</sub>     |     | ns   |
| 72  | tw(HOLDA)                  | Pulse duration, HOLDA low                                            | t <sub>C(H)</sub> - 4 |     | t <sub>C</sub> (H) - 4 |     | ns   |
| 73  | td(H1L-SH)H                | Delay time, H1 low to STRB high for a HOLD                           |                       | 4   |                        | 3   | ns   |
| 74  | tdis(H1L-S)                | Disable time, H1 low to STRB to the high-impedance state             |                       | 5   |                        | 4   | ns   |
| 75  | ten(H1L-S)                 | Enable time, H1 low to STRB enabled (active)                         |                       | 5   |                        | 4   | ns   |
| 76  | tdis(H1L-RW)               | Disable time, H1 low to $R/\overline{W}$ to the high-impedance state |                       | 5   |                        | 4   | ns   |
| 77  | ten(H1L-RW)                | Enable time, H1 low to $R/\overline{W}$ enabled (active)             |                       | 5   |                        | 4   | ns   |
| 78  | <sup>t</sup> dis(H1L-A)    | Disable time, H1 low to address to the high-impedance state          |                       | 5   |                        | 4   | ns   |
| 79  | ten(H1L-A)                 | Enable time, H1 low to address enabled (valid)                       |                       | 6   |                        | 5   | ns   |
| 80  | tdis(H1H-D)                | Disable time, H1 high to data to the high-impedance state            |                       | 5   |                        | 4   | ns   |

# **HOLD** timing (continued)



NOTE A: HOLDA goes low in response to HOLD going low and continues to remain low until one H1 cycle after HOLD goes back high.

Figure 28. Timing for HOLD/HOLDA

# general-purpose I/O timing

Peripheral pins include CLKX0, CLKR0, DX0, DR0, FSX0, FSR0, and TCLK0/1. The contents of the internal control registers associated with each peripheral define the modes for these pins.

# peripheral pin I/O timing

The table, timing parameters for peripheral pin general-purpose I/O, defines peripheral pin general-purpose I/O timing parameters. The numbers shown in Figure 29 correspond with those in the NO. column of the table below.

# timing parameters for peripheral pin general-purpose I/O (see Note 5 and Figure 29)

| NO  |                           |                                                  | 'VC33 | 3-120 | 'VC33 | 3-150 |      |
|-----|---------------------------|--------------------------------------------------|-------|-------|-------|-------|------|
| NO. |                           |                                                  | MIN   | MAX   | MIN   | MAX   | UNIT |
| 81  | t <sub>su(GPIO-H1L)</sub> | Setup time, general-purpose input before H1 low  | 5     |       | 4     |       | ns   |
| 82  | th(H1L-GPIO)              | Hold time, general-purpose input after H1 low    | 0     |       | 0     |       | ns   |
| 83  | <sup>t</sup> d(H1H-GPIO)  | Delay time, general-purpose output after H1 high |       | 5     |       | 4     | ns   |

NOTE 5: Peripheral pins include CLKX0, CLKR0, DX0, DR0, FSX0, FSR0, and TCLK0/1. The modes of these pins are defined by the contents of internal-control registers associated with each peripheral.



NOTE A: Peripheral pins include CLKX0, CLKR0, DX0, DR0, FSX0, FSR0, and TCLK0/1.

Figure 29. Timing for Peripheral Pin General-Purpose I/O

## changing the peripheral pin I/O modes

The following tables show the timing parameters for changing the peripheral pin from a general-purpose output pin to a general-purpose input pin and vice versa. The numbers shown in Figure 30 and Figure 31 correspond to those shown in the NO. column of the tables below.

# timing parameters for peripheral pin changing from general-purpose output to input mode (see Note 5 and Figure 30)

| NO  |                            |                                          | 'VC3 | 3-120 | 'VC3 | 3-150 | LINUT |
|-----|----------------------------|------------------------------------------|------|-------|------|-------|-------|
| NO. |                            |                                          | MIN  | MAX   | MIN  | MAX   | UNIT  |
| 84  | <sup>t</sup> h(H1H)        | Hold time, peripheral pin after H1 high  |      | 5     |      | 4     | ns    |
| 85  | t <sub>su</sub> (GPIO-H1L) | Setup time, peripheral pin before H1 low | 5    |       | 4    |       | ns    |
| 86  | th(H1L-GPIO)               | Hold time, peripheral pin after H1 low   | 0    |       | 0    |       | ns    |

NOTE 5: Peripheral pins include CLKX0, CLKR0, DX0, DR0, FSX0, FSR0, and TCLK0/1. The modes of these pins are defined by the contents of internal-control registers associated with each peripheral.



NOTE A: Peripheral pins include CLKX0, CLKR0, DX0, DR0, FSX0, FSR0, and TCLK0/1.

Figure 30. Timing for Change of Peripheral Pin From General-Purpose Output to Input Mode

# timing parameters for peripheral pin changing from general-purpose input to output mode (see Note 5 and Figure 31)

| NO  |                                               |                                      | 'VC33 | -120 | 'VC33 | 3-150 | LINUT |
|-----|-----------------------------------------------|--------------------------------------|-------|------|-------|-------|-------|
| NO. |                                               |                                      | MIN   | MAX  | MIN   | MAX   | UNIT  |
| 87  | td(H1H-GPIO) Delay time, H1 high to periphera | I pin switching from input to output |       | 5    |       | 4     | ns    |

NOTE 5: Peripheral pins include CLKX0, CLKR0, DX0, DR0, FSX0, FSR0, and TCLK0/1. The modes of these pins are defined by the contents of internal-control registers associated with each peripheral.



NOTE A: Peripheral pins include CLKX0, CLKR0, DX0, DR0, FSX0, FSR0, and TCLK0/1.

Figure 31. Timing for Change of Peripheral Pin From General-Purpose Input to Output Mode

# timer pin timing

Valid logic-level periods and polarity are specified by the contents of the internal control registers.

The following tables define the timing parameters for the timer pin. The numbers shown in Figure 32 correspond with those in the NO. column of the tables below.

# timing parameters for timer pin for TMS320VC33 (see Figure 32)†

| NO. |                          | DESCRIPTION <sup>†</sup>                   |                               | 3-120                               | 'VC3                          | 3-150                               | UNIT |  |
|-----|--------------------------|--------------------------------------------|-------------------------------|-------------------------------------|-------------------------------|-------------------------------------|------|--|
| NO. | L                        | DESCRIPTION <sup>‡</sup>                   | MIN                           | MAX                                 | MIN                           | MAX                                 | ONIT |  |
| 88  | tsu(TCLK-H1L)            | Setup time, TCLK external before H1 low    | 5                             |                                     | 4                             |                                     | ns   |  |
| 89  | th(H1L-TCLK)             | Hold time, TCLK external after H1 low      | 0                             |                                     | 0                             |                                     | ns   |  |
| 90  | <sup>t</sup> d(H1H-TCLK) | Delay time, H1 high to TCLK internal valid |                               | 5                                   |                               | 4                                   | ns   |  |
| 04  |                          | TCLK ext                                   | t <sub>C(H)</sub> * 2.6       |                                     | t <sub>C(H)</sub> * 2.6       |                                     |      |  |
| 91  | tc(TCLK)                 | TCLK int                                   | t <sub>c(H)</sub> * 2         | t <sub>c(H)</sub> * 2 <sup>32</sup> | t <sub>c(H)</sub> * 2         | t <sub>c(H)</sub> * 2 <sup>32</sup> | ns   |  |
| 92  | t (70110                 | TCLK ext                                   | t <sub>c(H)</sub> + 6         |                                     | t <sub>c(H)</sub> + 5         |                                     | ns   |  |
| 32  | <sup>t</sup> w(TCLK)     | TCLK int                                   | [t <sub>C(TCLK)</sub> /2] - 4 | $[t_{C(TCLK)}/2] + 4$               | [t <sub>C</sub> (TCLK)/2] - 4 | $[t_{C(TCLK)}/2] + 4$               | 115  |  |

<sup>†</sup> Timing parameters 88 and 89 are applicable for a synchronous input clock. Timing parameters 91 and 92 are applicable for an asynchronous input clock.



NOTE A: HOLDA goes low in response to HOLD going low and continues to remain low until one H1 cycle after HOLD goes back high.

Figure 32. Timing for Timer Pin

# SHZ pin timing

The following table defines the timing parameter for the SHZ pin. The number shown in Figure 33 corresponds with that in the NO. column of the table below.

SPRS087A - FEBRUARY 1999 - REVISED DECEMBER 1999

# timing parameters for SHZ (see Figure 33)

| NO. |                                                                              | MIN | MAX | UNIT |  |
|-----|------------------------------------------------------------------------------|-----|-----|------|--|
| 93  | tdis(SHZ) Disable time, SHZ low to all O, I/O pins disabled (high impedance) | 0   | 20  | ns   |  |



NOTE A: Enabling  $\overline{SHZ}$  destroys TMS320C3x register and memory contents. Assert  $\overline{SHZ}=1$  and reset the TMS320C3x to restore it to a known condition.

Figure 33. Timing for SHZ

# **MECHANICAL DATA**

# TMS320VC33 144-Pin Plastic Thin Quad Flatpack (TQFP) PGE (S-PQFP-G144)

### PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026

### **Thermal Resistance Characteristics**

| PARAMETER         | °C/W |
|-------------------|------|
| $R_{\Theta}JA$    | 56   |
| R <sub>⊖</sub> JC | 5    |



### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated